# The architecture and programming model of graphics processing units

Christoph Riesinger | Rechnerarchitekturen | June 01, 2022

Dear students, welcome to today's guest lecture on "The architecture and programming model of graphics processing units" and their usage for general purpose computing.

Graphics processing units, or GPUs, are special-purpose processors that are designed to accelerate the performance of graphics operations. GPUs are used in a wide variety of devices, including desktop and laptop computers, game consoles, and mobile devices.

GPUs are becoming increasingly important for general-purpose computing. This is because GPUs are able to perform many operations in parallel, making them well-suited for tasks that can be broken down into smaller parts that can be processed independently.

In this lecture, we will discuss the architecture and programming model of GPUs and their usage for general-purpose computing. We will start by discussing the basic structure of a GPU. We will then discuss the programming model for GPUs, including the types of operations that can be performed. We will also discuss the usage of GPUs for general-purpose computing, including some of the benefits that they offer.





| Rank | System                                                                                                                                                                             | Cores      | Rmax<br>(TFlop/s) | Rpeak<br>(TFlop/s) | Power<br>(kW) |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|--------------------|---------------|
| 1    | Supercomputer Fugaku - Supercomputer Fugaku, A64FX<br>48C 2.2GHz, Tofu interconnect D, Fujitsu<br>RIKEN Center for Computational Science<br>Japan                                  | 7,630,848  | 442,010.0         | 537,212.0          | 29,899        |
| 2    | Summit - IBM Power System AC922, IBM POWER9 22C<br>3.07GHz, NVIDIA Volta GV100, Dual-rail Mellanox EDR<br>Infiniband, IBM<br>DOE/SC/Oak Ridge National Laboratory<br>United States | 2,414,592  | 148,600.0         | 200,794.9          | 10,096        |
| 3    | Sierra - IBM Power System AC922, IBM POWER9 22C<br>3.1GHz, NVIDIA Volta GV100, Dual-rail Mellanox EDR<br>Infiniband, IBM / NVIDIA / Mellanox<br>DOE/NNSA/LLNL<br>United States     | 1,572,480  | 94,640.0          | 125,712.0          | 7,438         |
| 4    | Sunway TaihuLight - Sunway MPP, Sunway SW26010 260C<br>1.45GHz, Sunway, NRCPC<br>National Supercomputing Center in Wuxi<br>China                                                   | 10,649,600 | 93,014.6          | 125,435.9          | 15,371        |
| 5    | Perlmutter - HPE Cray EX235n, AMD EPYC 7763 64C<br>2.45GHz, NVIDIA A100 SXM4 40 GB, Slingshot-10, HPE<br>DOE/SC/LBNL/NERSC<br>United States                                        | 761,856    | 70,870.0          | 93,750.0           | 2,589         |

| 6  | Selene - NVIDIA DGX A100, AMD EPYC 7742 64C 2.25GHz,<br>NVIDIA A100, Mellanox HDR Infiniband, Nvidia<br>NVIDIA Corporation<br>United States                                                            | 555,520   | 63,460.0 | 79,215.0  | 2,646  |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|-----------|--------|
| 7  | Tianhe-2A - TH-IVB-FEP Cluster, Intel Xeon E5-2692v2<br>12C 2.2GHz, TH Express-2, Matrix-2000, NUDT<br>National Super Computer Center in Guangzhou<br>China                                            | 4,981,760 | 61,444.5 | 100,678.7 | 18,482 |
| 8  | JUWELS Booster Module - Bull Sequana XH2000 , AMD<br>EPYC 7402 24C 2.8GHz, NVIDIA A100, Mellanox HDR<br>InfiniBand/ParTec ParaStation ClusterSuite, Atos<br>Forschungszentrum Juelich (FZJ)<br>Germany | 449,280   | 44,120.0 | 70,980.0  | 1,764  |
| 9  | HPC5 - PowerEdge C4140, Xeon Gold 6252 24C 2.1GHz,<br>NVIDIA Tesla V100, Mellanox HDR Infiniband, DELL EMC<br>Eni S.p.A.<br>Italy                                                                      | 669,760   | 35,450.0 | 51,720.8  | 2,252  |
| 10 | Voyager-EUS2 - ND96amsr_A100_v4, AMD EPYC 7V12<br>48C 2.45GHz, NVIDIA A100 80GB, Mellanox HDR<br>Infiniband, Microsoft Azure<br>Azure East US 2<br>United States                                       | 253,440   | 30,050.0 | 39,531.2  |        |

| Rank | System                                                                                                                                                                             | Cores      | Rmax<br>(TFlop/s) | Rpeak<br>(TFlop/s) | Power<br>(kW) |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|--------------------|---------------|
| 1    | Supercomputer Fugaku - Supercomputer Fugaku, A64FX<br>48C 2.2GHz, Tofu interconnect D, Fujitsu<br>RIKEN Center for Computational Science<br>Japan                                  | 7,630,848  | 442,010.0         | 537,212.0          | 29,899        |
| 2    | Summit - IBM Power System AC922, IBM POWER9 22C<br>3.07GHz, NVIDIA Volta GV100, Dual-rail Mellanox EDR<br>Infiniband, IBM<br>D0E/SC/Oak Ridge National Laboratory<br>United States | 2,414,592  | 148,600.0         | 200,794.9          | 10,096        |
| 3    | Sierra - IBM Power System AC922, IBM POWER9 22C<br>3.1GHz, NVIDIA Volta GV100, Dual-rail Mellanox EDR<br>Infiniband, IBM / NVIDIA / Mellanox<br>DOE/NNSA/LLNL<br>United States     | 1,572,480  | 94,640.0          | 125,712.0          | 7,438         |
| 4    | Sunway TaihuLight - Sunway MPP, Sunway SW26010 260C<br>1.45GHz, Sunway, NRCPC<br>National Supercomputing Center in Wuxi<br>China                                                   | 10,649,600 | 93,014.6          | 125,435.9          | 15,371        |
| 5    | Perlmutter - HPE Cray EX235n, AMD EPYC 7763 64C<br>2.45GHz, NVIDIA A100 SXM4 40 GB, Slingshot-10, HPE<br>DOE/SC/LBNL/NERSC<br>United States                                        | 761,856    | 70,870.0          | 93,750.0           | 2,589         |

| 6  | Selene - NVIDIA DGX A100, AMD EPYC 7742 64C 2.25GHz,<br>NVIDIA A100, Mellanox HDR Infiniband, Nvidia<br>NVIDIA Corporation<br>United States                                                            | 555,520   | 63,460.0 | 79,215.0  | 2,646  |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|-----------|--------|
| 7  | Tianhe-2A - TH-IVB-FEP Cluster, Intel Xeon E5-2692v2<br>12C 2.2GHz, TH Express-2, Matrix-2000, NUDT<br>National Super Computer Center in Guangzhou<br>China                                            | 4,981,760 | 61,444.5 | 100,678.7 | 18,482 |
| 8  | JUWELS Booster Module - Bull Sequana XH2000 , AMD<br>EPYC 7402 24C 2.8GHz, NVIDIA A100, Mellanox HDR<br>InfiniBand/ParTec ParaStation ClusterSuite, Atos<br>Forschungszentrum Juelich (FZJ)<br>Germany | 449,280   | 44,120.0 | 70,980.0  | 1,764  |
| 9  | HPC5 - PowerEdge C4140, Xeon Gold 6252 24C 2.1GHz,<br>NVIDIA Tesla V100, Mellanox HDR Infiniband, DELL EMC<br>Eni S.p.A.<br>Italy                                                                      | 669,760   | 35,450.0 | 51,720.8  | 2,252  |
| 10 | Voyager-EUS2 - ND96amsr_A100_v4, AMD EPYC 7V12<br>48C 2.45GHz, NVIDIA A100 80GB, Mellanox HDR<br>Infiniband, Microsoft Azure<br>Azure East US 2<br>United States                                       | 253,440   | 30,050.0 | 39,531.2  |        |

Dear students, welcome to today's guest lecture on "The architecture and programming model of graphics processing units" and their usage for general purpose computing.

Graphics processing units, or GPUs, are special-purpose processors that are designed to accelerate the performance of graphics operations. GPUs are used in a wide variety of devices, including desktop and laptop computers, game consoles, and mobile devices.

GPUs are becoming increasingly important for general-purpose computing. This is because GPUs are able to perform many operations in parallel, making them well-suited for tasks that can be broken down into smaller parts that can be processed independently.

In this lecture, we will discuss the architecture and programming model of GPUs and their usage for general-purpose computing. We will start by discussing the basic structure of a GPU. We will then discuss the programming model for GPUs, including the types of operations that can be performed. We will also discuss the usage of GPUs for general-purpose computing, including some of the benefits that they offer.

## Graphics card vs. GPU



Goal: Two main take-aways

Grasp the programming model for **GPUs** 

Grasp the execution model of **GPUs** 

#### Outline

- GPU architecture
  - Comparison to CPU
  - A closer look
- Memory hierarchy
- Programming model
- Execution model
- "Hello world!" program

# GPU architecture: Comparison to CPU

#### Comparison to CPU: Die shots

#### **Intel Rocket Lake**

(intel.com)



#### **NVIDIA Ampere**

(https://developer.nvidia.com/blog/nvidia-ampere-architecture-in-depth/)



#### Comparison to CPU: Block diagrams

#### **Intel Rocket Lake**

(https://itigic.com/intel-rocket-lake-s-architecture-specifications-and-features/)

#### **NVIDIA Ampere**

(https://developer.nvidia.com/blog/nvidia-ampere-architecture-in-depth/)





# Comparison to CPU: Block diagrams (GPU detailed)



# Comparison to CPU: Block diagrams (CPU core/multiprocessor)

#### **Intel Rocket Lake**

(https://en.wikichip.org/wiki/intel/microarchitectures/sunny\_cove)



#### **NVIDIA** Ampere

(https://devblogs.nvidia.com/nvidia-turing-architecture-in-depth/)



#### Comparison to CPU: Key properties

|                           | CPU                                                                                                                                                                                             | GPU                                                                                                         |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| Purpose                   | General purpose device to deal with all kinds of workloads                                                                                                                                      | Extremely specialized to render polygon-<br>based 3D scenes                                                 |
| Single thread performance | <ul> <li>Highly optimized:</li> <li>Pipelining</li> <li>Super scalarity</li> <li>Out-of-order execution</li> <li>Speculative execution/branch prediction</li> <li>Register re-naming</li> </ul> | <ul><li>Marginal:</li><li>In-order execution</li></ul>                                                      |
| Level of parallelism      | Moderate: • Several cores • Vector units (512-bit)                                                                                                                                              | <ul><li>High:</li><li>Thousands of execution units</li><li>Depending on vendor, also vector units</li></ul> |
| Programmability           | Huge set of programming lanuages, models, and paradigms                                                                                                                                         | Since "recently", no programmability at all                                                                 |

### Comparison to CPU: Numbers

|                               |    | CPU<br>(Intel Core i9-11900K) | GPU (NVIDIA A100 GPU accelerator) |
|-------------------------------|----|-------------------------------|-----------------------------------|
| # Cores                       |    | 8                             | 6912/108                          |
| Frequency in GHz              |    | 3.5                           | 1.41                              |
| # Registers                   |    | 2,784                         | $864 \cdot 2^{10}$ (= 27 MB)      |
| Peak performance in TFLOPS SP |    | 1.344                         | 19.5                              |
|                               | DP | 0.672                         | 9.7                               |
| Memory bandwidth in GB/s      |    | 50                            | 1555                              |
| Die size in mm²               |    | ~200                          | 826                               |
| TDP in W                      |    | 125                           | 400                               |

# GPU architecture: A closer look

A closer look: Nomenclature

# AMDA Intel



A closer look: Nomenclature



#### A closer look: Two level parallelism

#### Higher level:

- The high level elements are called
  - multiprocessor (NVIDIA)
  - compute unit (AMD)
  - subslices (Intel)
- Typically, there are between one and 80 high level elements in one GPU



#### A closer look: Two level parallelism

#### Lower level:

- The low level elements are called
  - cores (NVIDIA)
  - vector elements (AMD)
  - hardware threads (Intel)
- Typically, there are between 32 and 192 low level elements in a high level element



#### A closer look: Summary





# Memory hierarchy

#### Memory hierarchy: Registers

| Size        | Several ten thousands per multi-<br>processor |
|-------------|-----------------------------------------------|
| Latency     | Low single digit clock ticks                  |
| Location    | On-chip                                       |
| Persistence | Runtime of the kernel                         |



# Memory hierarchy: Shared memory

| Visibility  | <ul> <li>Each multi-processor has its own dedicated shared memory</li> <li>No other multi-precossor can access the shared memory of a multi-processor</li> </ul> |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Size        | Several tens of KB                                                                                                                                               |
| Latency     | Low double digit clock ticks                                                                                                                                     |
| Location    | On-chip                                                                                                                                                          |
| Persistence | Runtime of the kernel                                                                                                                                            |



## Memory hierarchy: Cache

|             | L1                                               | L2                                                  |  |  |
|-------------|--------------------------------------------------|-----------------------------------------------------|--|--|
| Visibility  | All cores of a multiprocessor access the same L1 | All cores of all multiprocessors access the same L2 |  |  |
| Size        | Several tens of KB                               | Several hundrets of KB                              |  |  |
| Latency     | Low single digit clock ticks                     | Low double digit clock ticks                        |  |  |
| Location    | On-chip                                          |                                                     |  |  |
| Persistence | Runtime of the kernel                            |                                                     |  |  |



# Memory hierarchy: Global memory

| Visibility  | All cores can access every single address |
|-------------|-------------------------------------------|
| Size        | Several GB                                |
| Latency     | Low triple digit clock ticks              |
| Location    | Off-chip                                  |
| Persistence | Runtime of the program                    |
| Remarks     | Huge shared memory device                 |



#### Memory hierarchy: Disjunct memory spaces



# Programming model

Programming model: Programming platforms









Programming model: Programming platforms



AMDZ





#### Programming model: Kernel

- Programs for the GPU are expressed as kernels
- A kernel is a C-like function:

```
__global__ void foo(type param1, type param2)
{
    // Do stuff on the GPU
}
```

- A kernel contains sequential scalar code
  - No multi-tasking statements
  - No multi-threading statements
  - No vectorization statements
- When called, a kernel is executed N times in parallel by N different threads

## Programming model: Two level parallelism and invocation

- Threads organized by two level parallelism:
  - A *block* consists of multiple threads
  - The *grid* consists of multiple blocks
- Blocks and the grid can each be 1-, 2-, or 3-dimensional
- Call syntax:

```
foo<<<gridConf,blockConf>>>
  (param1, param 2);
```

Parallel setup stays constant



Goal: Two main take-aways

Grasp the programming model for **GPUs** 

Grasp the execution model of **GPUs** 

## Programming model: Memory hierarchy revisited

Thread Block

Per-block shared memory

Per-thread local

Thread

- Each thread has its own registers
- Communication between threads within one particular block occurs via shared memory
- Communication between threads of different blocks happens via global memory
- Communication between differet kernels is done via global memory



# Programming model: Workflow



(https://docs.nvidia.com/cuda/cuda-c-programming-guide/index.html)

# Execution model

#### Execution model: Mapping parallelism

#### **Hardware (cores | multiprocessors)**



#### **Programming model (threads | blocks)**



#### Execution model: Mapping parallelism

- Multiple blocks are scheduled to one multiprocessor
- A particular block is not distributed over multiple multiprocessors
- Each thread runs on one core
- Parallel configuration is independent from underlying hardware making it very flexible and oblivious



# Execution model: Efficiency by oversubscription

- GPUs can switch in threads with "zero overhead"
- There should be much more threads than cores
- This increases the likelihood of ready threads
- There should be "enough to schedule"
- Cores are fully occupied
- Communication is hidden by computations

Goal: Two main take-aways

Grasp the programming model for **GPUs** 

Grasp the execution model of **GPUs** 

#### Execution model: Occupancy

- Statement of "enough to schedule" can be quantified by  $occupancy \in ]0,1]$
- Occupancy =  $min\left(1, \frac{\text{active threads on multiprocessor}}{\text{maximum number of active threads}}\right)$ 
  - Active threads on multiprocessor: Determined by register and shared memory consumption
  - Maximum number of active threads: Hardware-specific value
- Example (for limitation by registers):

| • | Number of registers per multiprocessor                | $64 \cdot 2^{10}$ |
|---|-------------------------------------------------------|-------------------|
|   | Register consumption per thread                       | 37                |
|   | Maximum number of resident threads per multiprocessor | 2,048             |

• Occupancy = 
$$\frac{\frac{64 \cdot 2^{10}}{37}}{2.048} \approx 0.865$$

• That's the reason why there are so many registers

#### Execution model: Warps and SIMT

- Flynn's taxonomy to classify computer architectures
- A warp is a pack of 32 threads
- Warps follow single instruction multiple threads (SIMT):
  - Each thread of a warp executes the same instruction at a time
  - Each thread can but does not has to operate on different data
  - Conditional statements can lead to warp divergence
- Instruction schedulers operate on the level of warps



#### Conclusion

- GPUs rely on a completely different architecture than CPUs
- Their massive parallelism...
  - ...favours a completely different programming model
  - ...requires a completely different execution model
- The huge potential of computational power is only exploitable for parallelizable workloads

# Tutorial preparation

## Tutorial preparation: Some necessary ingradients

- At the runtime of a kernel, every thread can determine its thread index within a thread block and its block index within the grid in each direction
  - threadIdx.x/y/z
  - blockIdx.x/y/z
- The same holds for the dimensions of the blocks and the grid
  - blockDim.x/y/z
  - gridDim.x/y/z
- Modifiers
  - global : Marks a kernel
  - shared : Marks shared memory
- All threads of a block are synchronized via syncthreads ()

### Tutorial preparation: The "Hello World" of CUDA

```
global void vectorAdd(
float* in a,
float* in b,
float* out c)
int globalThreadIdx =
  blockIdx.x * blockDim.x +
  threadIdx.x;
out c[globalThreadIdx] =
  in a[globalThreadIdx] +
  in b[globalThreadIdx];
```

```
int main()
 float *hA, *hB, *hC, *dA, *dB, *dC;
 // Allocate memory on the host and device
 hA = new float[N]; ...
 cudaMalloc(&dA, N * sizeof(float)); ...
  ... // Initiate vectors on the host
 // Copy input vectors to the device
 cudaMemcpy(dA, hA, N * sizeof(float), cudaMemcpyHostToDevice); ...
 // Invoke kernels on the device
 dim3 gridConf(BLOCKS_PER_GRID, 1, 1); dim3 blockConf(THREADS_PER_BLOCK, 1, 1);
 vectorAdd<<<gridConf, blockConf>>>(dA, dB, dC);
 // Copy result to the host
 cudaMemcpy(hC, dC, N * sizeof(float), cudaMemcpyDeviceToHost);
 ... // Clean up
```